## **Nanoscale**



PAPER View Article Online
View Journal | View Issue



Cite this: Nanoscale, 2018, 10, 19131

# Sub-kT/q switching in In<sub>2</sub>O<sub>3</sub> nanowire negative capacitance field-effect transistors†

Meng Su,<sup>a,b</sup> Xuming Zou,\*<sup>a</sup> Youning Gong, <sup>b</sup> Jianlu Wang,<sup>c</sup> Yuan Liu,<sup>a</sup> Johnny C. Ho, <sup>d</sup> Xinggiang Liu <sup>a</sup> and Lei Liao<sup>a,b</sup>

Limited by the Boltzmann distribution of electrons, the sub-threshold swing (SS) of conventional MOSFETs cannot be less than 60 mV dec $^{-1}$ . This limitation hinders the reduction of power dissipation of the devices. Herein, we present high-performance  $In_2O_3$  nanowire (NW) negative capacitance field-effect transistors (NC-FETs) by introducing a ferroelectric P(VDF-TrFE) layer in a gate dielectric stack. The fabricated devices exhibit excellent gate modulation with a high saturation current density of 550  $\mu$ A  $\mu$ m $^{-1}$  and an outstanding SS value less than 60 mV dec $^{-1}$  for over 4 decades of channel current. The assembled inverter circuit can demonstrate an impressive voltage gain of 25 and a cut-off frequency of over 10 MHz. By utilizing the self-aligned fabrication scheme, the device can be ultimately scaled down to below 100 nm channel length. The devices with 200 nm channel length exhibit the best performances, in which a high on/off current ratio of >10 $^7$ , a large output current density of 960  $\mu$ A  $\mu$ m $^{-1}$  and a small SS value of 42 mV dec $^{-1}$  are obtained at the same time. All these would not only evidently demonstrate the potency of NW NC-FETs to break through the Boltzmann limit in nanoelectronics, but also open up a new avenue to low-power transistors for portable products.

Received 31st July 2018, Accepted 16th September 2018 DOI: 10.1039/c8nr06163g

rsc.li/nanoscale

#### Introduction

The aggressive miniaturization of traditional metal-oxidesemiconductor field-effect transistors (MOSFETs) has led to the increase in chip density and operating frequency. At the same time, the corresponding higher power consumption would become a major challenge, especially in battery-operated portable devices. Lowering the subthreshold swing (SS) is an effective way to reducing the operating voltage of the devices. However, because of the Boltzmann distribution of carriers, the SS of conventional MOSFETs cannot be less than  $60~\rm mV~\rm dec^{-1}$  at room temperature.  $^{2,4}$  This limitation hinders the reduction of power dissipation of the devices. Pursuing new device configurations with a lower SS would be one of the promising approaches to tackle the power consumption issue.  $^{4,5}$  Particularly, the reduced SS is critical for further development of sub-100 nm channel length ( $L_{\rm ch}$ ) transistors, in which the short-channel effect and unavoidable leakage current dominate the overall carrier transport.  $^{6,7}$  Negative capacitance field-effect transistors (NC-FETs) are revealed to break through the SS limit of  $60~\rm mV~\rm dec^{-1}$  by introducing a ferroelectric layer into the gate stack.  $^5$  NC-FETs have received more and more attention in recent years due to their excellent modulation behaviors and compatibility with the conventional integrated circuits.  $^{3-5,8}$ 

In theory, the SS of typical MOSFETs can be obtained by

$$\mathrm{SS} = \frac{\partial V_\mathrm{gs}}{\partial \Psi_\mathrm{S}} \frac{\partial \Psi_\mathrm{S}}{\partial (\log_{10} I_\mathrm{ds})} = \left(1 + \frac{C_\mathrm{S}}{C_\mathrm{int}}\right) \frac{K_\mathrm{B} T}{q} \ln 10 \tag{1}$$

where  $V_{\rm gs}$  is the gate voltage,  $I_{\rm ds}$  is the drain current,  $\Psi_{\rm s}$  is the surface potential of the transistor channel,  $K_{\rm B}$  is the Boltzmann constant, T is the temperature, and  $C_{\rm s}$  and  $C_{\rm int}$  are the capacitance of the channel layer and dielectric layer, respectively. When the ferroelectric gate insulator exhibits negative differential capacitance characteristics during the polarization switching process,  $(1 + C_{\rm s}/C_{\rm ins})$  could be smaller

<sup>&</sup>lt;sup>a</sup>Key Laboratory for Micro-/Nano-Optoelectronic Devices of Ministry of Education, School of Physics and Electronics, Hunan University, Changsha 410082, China. E-mail: liuxq@hnu.edu.cn, zouxuming@hnu.edu.cn

<sup>&</sup>lt;sup>b</sup>School of Physics and Technology, Wuhan University, Wuhan 430072, China <sup>c</sup>National Laboratory for Infrared Physics, Shanghai Institute of Technical Physics, Chinese Academy of Sciences, Shanghai 200083, China

<sup>&</sup>lt;sup>d</sup>Department of Materials Science and Engineering, City University of Hong Kong Tat Chee Avenue, Kowloon, Hong Kong SAR, China

 $<sup>\</sup>dagger$  Electronic supplementary information (ESI) available: Fabrication of the dual-gated transistor, characterization of  $\rm In_2O_3$  NWs, ferroelectric hysteresis of the P(VDF-TrFE) film capacitor, capacitance variation and electric field distribution for different channel architectures, electrical performances of the side-gated  $\rm In_2O_3$  NW NC-FETs with different channel architectures, low-temperature characteristics of transconductance ( $g_{\rm m}$ ), electric field distribution of the gate self-aligned  $\rm In_2O_3$  NC-FETs, hysteresis characteristics of the self-gated  $\rm In_2O_3$  NW NC-FETs without the suspended NW channel, comparison of the  $\rm In_2O_3$  NW NC-FETs and the  $\rm In_2O_3$  NW MOSFETs. See DOI: 10.1039/c8nr06163g

**Paper** 

than 1 and make SS less than 60 mV dec<sup>-1</sup> at room temperature (T = 300 K). 8,9 In other words, since the ferroelectric gate insulating layer can induce disproportionate changes in the carrier concentration through nonlinear polarization processes, a small increment of applied voltage would then lead to numerous charges accumulating onto the ferroelectric/ channel interface.<sup>3,5,10</sup> Therefore, the sensitivity of the applied gate voltage to the surface potential can be greatly enhanced, yielding the sub-60 mV dec<sup>-1</sup> swing to the device operation at room temperature.

At the same time, non-planar device structures have been extensively explored for enhanced electrostatic control. 11-13 Ultrathin and narrow body (nanowire) transistors are hence developed for aggressive channel length scaling while maintaining excellent gate control. 11,12 Among many potential materials, In<sub>2</sub>O<sub>3</sub> NWs possess a wide band gap of 2.8 eV and a high field-effect mobility (~1500 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>), 12,13 which is advantageous for the fabrication of transistors with a large onoff ratio, high-speed operation and low-power consumption. The low dielectric constant of In<sub>2</sub>O<sub>3</sub> (~4.1) would also make it suitable for the channel material of NC-FETs, 14 considering that the required substantial semiconductor capacitance can be contributed by the increased oxide and ferroelectric capacitance for the capacitance matching in stable negative-capacitance structures. 8,14,15 Also, the dielectric layer thickness must be decreased for the larger dielectric capacitance, in which all these would induce significant difficulty in the gate fabrication processes and yield the corresponding gate leakage issue.<sup>8,15</sup> Meanwhile, the good metal-semiconductor contact of the In<sub>2</sub>O<sub>3</sub> NWs also makes them desirable for various device applications. 16-18 In any case, although several previous studies have demonstrated the steep subthreshold characteristics in transistors using ferroelectric gate dielectrics, 9,10,19-21 the NW based NC-FETs with ultra-short channels (i.e. sub-100 nm) have never been reported until now. In such a short channel regime, there are a number of device phenomena, such as the short-channel effect, drain-induced barrier lowering (DIBL) and other fabrication issues, which would critically impact the power consumption of the fabricated transistors. 6,22,23 Therefore, developing ultra-short channel NC-FETs employing NWs is not only a prototype demonstrated for fundamental research, but also a key step to overcome practical challenges in the semiconductor industry.

Herein, taking advantages of both the negative capacitance effect of ferroelectrics as well as the superior electrical modulation performance of the In2O3 NWs, we present a novel approach to fabricate high-performance In<sub>2</sub>O<sub>3</sub> NW NC-FETs. The fabricated devices exhibit an ultra-small SS value of less than 60 mV dec<sup>-1</sup> for 4 orders of magnitude of the channel current (channel length,  $L_{\rm ch}$  = 3  $\mu m$ ) at room temperature. Importantly, the saturation current density can reach 550 μA μm<sup>-1</sup>, which is comparable to the one of the advanced FinFETs. 24,25 The simple inverter circuit composed of multiple NCFETs is also demonstrated, and the inverter achieves a large voltage gain of 25 and a cut-off frequency of over 10 MHz. In order to further explore the performance limit of In<sub>2</sub>O<sub>3</sub> NW

NC-FETs, the self-alignment fabrication approach is employed to obtain devices with the  $L_{\rm ch}$  scaled down to 100 nm. Devices with 200 nm channel length exhibit the best performances, in which a high on/off current ratio of >10<sup>7</sup>, a large output current density of 960 µA µm<sup>-1</sup> and a small SS value of 42 mV dec<sup>-1</sup> are obtained at the same time. It is also noted that the highest process temperature during the device fabrication is 150 °C, which is entirely compatible with the state-of-the-art flexible electronics on plastic substrates, and opening up potential utilizations of the In<sub>2</sub>O<sub>3</sub> NW NC-FETs in new application domains.

### Results and discussion

Fig. 1a depicts the schematic illustration of the side-gated In<sub>2</sub>O<sub>3</sub> NW NC-FETs, while the inset gives the corresponding equivalent circuit diagram and all the details of their fabrication processes are presented in Fig. S1 in the ESI.† In brief, a copolymer (MMA) layer was first spin-coated onto the substrate. Subsequently, chemical vapour deposition (CVD) grown In<sub>2</sub>O<sub>3</sub> NWs with diameters of ~60 nm were transferred onto the Si/SiO<sub>2</sub>/MMA substrate using a contact-printing method (see Fig. S2 in the ESI†). 16 The external electrodes were then patterned by electron-beam lithography (EBL) with a distance of 500 nm between the dual-side-gated electrodes, followed by Cr/Au (20/100 nm) deposition. As a result, the fabricated NW channel was suspended from the device substrate after electrode lift-off (Fig. 1b). Next, HfO2 with a specific thickness and matched capacitance was deposited for a stable negative capacitance structure using atomic layer deposition (ALD); this way, the asymmetrical charge screening and gate leakage current could be minimized accordingly. Finally, the P(VDF-TrFE) (70:30 in mol%) film was spin-coated onto the substrate and baked on a hot plate at 130 °C for 30 min for the crystallization of P(VDF-TrFE) ferroelectric domains. Fig. 1c shows the electric field distribution in the channel region of three different NW transistor configurations: a dual-gated transistor with the NW being suspended, a normal dual-gated transistor and a single-gated transistor. The results are simulated using an element analysis method. It is evident that the suspended NW channel achieves the largest polarization around the NWs, considering that the coercive electric field of the P(VDF-TrFE) film is around 50 MV m<sup>-1</sup> with the detailed simulation results given in Fig. S3 in the ESI.† 26,27 Moreover, the capacitance deviation caused by the slight deviation in the gate patterning process can be reduced as well, which improves the corresponding error-tolerant range in the fabrication processes (see Fig. S3 in the ESI†).

The HfO<sub>2</sub> layer between the In<sub>2</sub>O<sub>3</sub> NWs and the ferroelectric layer is deposited for reducing the interfacial impact and rendering the entire system, including the gate stack/channel layer, energetically stable. 4,28,29 Moreover, if a steep subthreshold device characteristic defined by the negative capacitance is targeted here, the subthreshold region of the transistor has to be precisely overlapped with the voltage operating range of Nanoscale



Fig. 1 Device structures and electrical performances of the side-gated In<sub>2</sub>O<sub>3</sub> NW NC-FETs. (a) Schematic diagram of the employed device structure. The inset shows the equivalent capacitor model of the NC-FET. (b) SEM image of the device channel with the substrate tilting at 70°. The scale bar is 1 µm. (c) Cross-sectional electric field distribution of different NW device architectures using finite element analysis simulation. The top, mid and bottom represent the dual-gated transistor with NW suspending, normal dual-gated transistors and single-gated transistors, respectively. (d) Transfer curves of devices with different thicknesses of the HfO<sub>2</sub> layer.  $V_{qs}$  sweeps between  $\pm 10$  V and the sweep speed is 0.4 V s<sup>-1</sup>. The inset gives the threshold voltage  $(V_{th})$  vs. HfO<sub>2</sub> thickness  $(t_{OX})$  data. The red and black lines represent the forward sweep and reverse sweep, respectively. (e) The on-state current density ( $I_{on}$ ) and SS extracted as a function of  $t_{OX}$ . (f) The output characteristics of the NC-FET with 6 nm thick HfO<sub>2</sub> and P(VDF-TrFE) as the dielectric layer.

the ferroelectric layer. Therefore, devices with various HfO<sub>2</sub> thicknesses  $(t_{OX})$  are studied in order to achieve the maximum voltage amplification effect of ferroelectric P(VDF-TrFE), and their transfer characteristics are then evaluated as shown in Fig. 1d. The Fig. 1d inset gives the relationship of the threshold voltage  $(V_{th})$  versus  $t_{OX}$ , while Fig. 1e displays the on-state current density  $(I_{on})$  and SS extracted from their transfer characteristics. It is clear that the device with the gate stack dielectric of 6 nm HfO2 can achieve the maximum voltage amplification with an ultra-small SS value of 44 mV dec<sup>-1</sup> when simultaneously operating at the largest  $I_{\rm on}$  and smallest  $V_{\rm th}$ . Notably, both the SS values extracted from the forward sweep direction (from -10 V to 10 V, SSfor) and the reverse sweep direction (from 10 V to -10 V, SS<sub>rev</sub>) are less than 60 mV  $dec^{-1}$  at room temperature. As the  $t_{OX}$  is larger than 8 nm, the voltage drop across the ferroelectric layer becomes smaller, and the thick oxide layer causes the negative capacitance of the ferroelectric layer to be masked in the total series capacitance of the gate stack. On the other hand, when the  $t_{OX}$  is less than 4 nm, the deposited HfO<sub>2</sub> layer is not dense enough to suppress the interfacial impact.<sup>28</sup> All these results indicate that the 6 nm thick HfO<sub>2</sub> layer is most suitable to be the insertion layer here. In addition, the hysteresis mostly originated from the fact that the internal gate voltage change cannot promptly follow the

change speed of the external gate voltage. As the copolymer P(VDF-TrFE) is comprised of long carbon chains, the switching time becomes even longer so that it is challenging to minimize or completely eliminate the hysteresis in our work. In order to confirm the origin of the hysteresis, we have fabricated devices of the same dimensions and structures but with a non-ferroelectric polymethyl methacrylate (PMMA) layer. The device exhibits a slight hysteresis and it confirms that the hysteresis in our NC-FETs is derived from the polarization behavior of the ferroelectric layer. More details are shown in Fig. S4 in the ESI.† Fig. 1f demonstrates the output characteristics of the device, illustrating the efficient saturation and pinch-off behavior as well as suggesting the effective modulation of the In2O3 active channel controlled by the gate voltage. The saturation current density can reach up to 550 μA μm<sup>-1</sup>, proving that the output current density has not been sacrificed for the diminution of SS. 27,30 As the control sample, In2O3 NC-FETs with the non-suspended NW channels were also fabricated and studied as shown in Fig. S5 in the ESI.† The SS<sub>for</sub> is found to be larger than the SS<sub>rev</sub>, while both values are higher than the sub-threshold limit of 60 mV  $dec^{-1}$ . This performance degradation is mainly attributed to the charge accumulation in the In2O3/SiO2 interface, and the gate coupling in the non-suspended structure is not as desirable as that in the suspended ones. This is consistent Paper Nanoscale

with the simulation results, indicating the superiority of the designed gate geometry with the suspended NW channel.

In order to demonstrate the prominent modulation and output characteristics of NC-FETs as well as to explore their versatility in device integration, multiple devices were employed to construct functional digital circuits. NC-FETs with different channel lengths were fabricated on a single In<sub>2</sub>O<sub>3</sub> NW, serving as the "switch" and the "load" of the inverter respectively. Fig. 2a depicts the SEM image of the fabricated inverter circuit. In particular, the gate of the "switch" transistor is operated as the input terminal while the electrode connection between the "switch" and the "load" acts as the output terminal. The equivalent circuit diagram is shown in the Fig. 2c inset. As presented in the static DC output characteristic in Fig. 2b, it is obvious that the input voltage can be effectively transferred into its opposite state by the inverter circuits. The voltage gains can then be extracted accordingly and importantly, and a gain higher than 25 is obtained (Fig. 2c).<sup>31</sup> The dynamic response of the inverter can also be further evaluated using a harmonic-waveform input signal spanning from 100 to 10 MHz (Fig. 2d), in which the obtained performance is comparable to those of the advanced gate-all-around single crystal silicon inverters.31-35 Notably, the AC gain is kept relatively stable at around 20 until the input frequency is increased to 300 kHz, while the inverter can be characterized by a cut-off frequency of above 10 MHz. All these results have demonstrated the outstanding performances and integration capabilities offered by the In<sub>2</sub>O<sub>3</sub> NC-FETs.



Fig. 2 Electrical performances of the inverter assembled by two NC-FETs. (a) SEM image of the inverter circuit. The scale bar is 20  $\mu m$ . (b) The static D.C. output properties of the inverter circuit with different  $V_{\rm dd}$ . (c) D.C. voltage gain of the inverter as a function of the input voltage. The inset is the equivalent circuit diagram of the inverter circuit. (d) The frequency dependence of the A.C. voltage gain (dB) of the inverter.

Generally, as both the properties of semiconductors and ferroelectrics can be easily affected by temperature changes, it is important to assess their temperature dependence on the device performance of the NC-FETs. Fig. 3a gives the temperature dependence of the transfer characteristics of a typical In<sub>2</sub>O<sub>3</sub> NW NC-FET. A metal-insulator transition is observed in the NC devices. When the  $V_{\rm gs}$  is less than -2.5 V,  $\rm In_2O_3$  NWs behave as a classical semiconductor with conductance decreasing as the temperature is decreased. Whereas for  $V_{gs} > 3$  V, it is obvious that the conductance increases as the temperature is decreased, which is a hallmark of metallic behavior. 35,36 These findings indicate apparently different device operating regimes as depicted in Fig. 3b. The transition from the insulating state to the metallic state further indicates the high quality of our In<sub>2</sub>O<sub>3</sub> channel and the non-damaging nature of the fabrication process.<sup>35</sup> As shown in the details of  $I_{on}$  and  $V_{th}$  of both forward and reverse sweeps in Fig. 3c, the Ion increases with the decreasing temperature whereas the Vth and pinch-off voltage shifts to the positive direction, demonstrating the dominant role of the negative capacitance device structure in the gate modulation here. Also, Fig. 3d shows a  $V_{\rm gs}$  dependence of the transconductance  $(g_m)$  versus  $V_{gs}$  at various temperatures. The height of the  $g_{\rm m}$  peaks increases as the temperature is decreased, reflecting the enhancement of the voltage amplification effect caused by the negative capacitance device structure; and this is consistent with the previous simulations about dual-gated negative capacitance devices. 20,37 Regardless, the In2O3 NW NC-FETs present quite different temperature dependent performances as compared with the top-gated In<sub>2</sub>O<sub>3</sub> NW MOSFETs fabricated with only HfO<sub>2</sub> as the gate dielectrics (Fig. 3e and Fig. S6 in the ESI†). The pinch-off voltages of the top-gated devices typically shift to the negative direction as the temperature decreases, which is opposite to the NC-FETs studied above. In addition, the MOS device shows non-hysteresis operation until the temperature increases to above 240 K, while the SS<sub>for</sub> value is always larger than the SS<sub>rev</sub> one when the hysteresis appears. The hysteresis character of the In2O3 NW MOSFET most probably originated from the interface traps around the NW channel, because the interface traps can be suppressed at low temperatures, resulting in the elimination of the hysteresis. 20,38,39 As a comparison the polarization-originated hysteresis character observed in the NC-FETs changes little as the temperature changes from 80 K to 300 K. It is also noted that the introduction of organic ferroelectric layers could reduce the gate leakage current due to their excellent electrical insulating properties (see Fig. S5 in the ESI†). Fig. 3f shows the temperature dependence of SS for both NC-FETs and top-gated MOSFETs. The SS values of NC-FETs are smaller than those of the top-gated counterparts for the entire temperature range. All these demonstrate that the simple insertion of an NC ferroelectric layer in the gate dielectric stack can efficiently lower the transistors' power consumption, especially in the device subthreshold region.

As aforementioned, the side-gated NC-FETs exhibit desirable modulation in the subthreshold region with SS values less than 60 mV dec<sup>-1</sup> at room temperature. Nevertheless, to inves-

Nanoscale Paper



Fig. 3 Low-temperature characteristics of the side-gated In<sub>2</sub>O<sub>3</sub> NW NC-FETs. (a) Typical transfer characteristics of the NC-FETs at various temperatures, ranging from 80 K to 300 K.  $V_{gs}$  ranges from -10 V to 10 V with a sweeping speed of 0.4 V s<sup>-1</sup>. (b) 3D plot of drain conductance density (G) versus temperature (Y axis) and gate voltage (X axis) of the In<sub>2</sub>O<sub>3</sub> NW NC-FETs. The guided line (black dash) illustrates the transition from the insulating state to the metallic state. Bias voltage is 1 V. (c) Detailed plots of the threshold voltage extracted from both the  $V_{\rm gs}$  forward sweep (from  $-10~{\rm V}$ to 10 V) and the reverse sweep (from 10 V to -10 V) and  $I_{on}$  versus the temperature. (d) Transconductance versus  $V_{as}$  at varying temperatures within the subthreshold region (-4 V to 3.5 V) (e) Transfer characteristics of the normal top-gated  $\ln_2 O_3$  NW MOSFETs at various temperatures. The dielectric layer of the device is 6 nm HfO2 only. (f) Temperature dependence of SS from 80 K to 300 K, for both the side-gated In2O3 NC-FETs and the top-gated In<sub>2</sub>O<sub>3</sub> MOSFETs. The triangular and round symbols represent the forward and reverse sweeps, respectively.

tigate the miniaturizing scalability of the In2O3 NW NC-FETs, the self-aligned fabrication method is then employed for shrinking the  $L_{\rm ch}$  down to 100 nm. <sup>40-42</sup> Fig. 4a-c show the schematic illustration of the corresponding device fabrication processes. A suspended NW channel was first fabricated without any gate electrode. Subsequently, considering the negligible change of the coercive electric field of P(VDF-TrFE) with its thickness ranging from 40 nm to 200 nm and the easy dielectric breakdown of HfO2 with the thickness below 6 nm, a 6 nm thick HfO<sub>2</sub> layer was hence selected to be deposited to be the insertion layer and preventing the NW from being shortened in the following processes.<sup>43</sup> Then, the self-aligned process was introduced by depositing an 8 nm Cr/Au film across the In2O3 NW onto the substrate, where the NW was just used as a "shadow mask" there. Finally, the gate leads were added onto the Cr/Au film and the P(VDF-TrFE) film was spin-coated onto the entire substrate. Fig. 4d presents the SEM image of a representative gate self-aligned In2O3 NW NC-FET with a 200 nm length channel, in which the bright electrodes, dark electrodes and area enclosed within the dashed box are the source/drain regions, gate leads and self-aligned gates, respectively. As compared with the side-gated structure, the self-aligned gate configuration not only eliminates the parasitic resistance, but also shortens the distance between the gate and the NW. We have also made a simulation for the electric field distribution around the channel region of the selfaligned NC-FET (Fig. 4e and f). It is evident that the electric field modulus around the NW in this self-aligned structure is three times that in the side-gated structure when applying the same gate voltage. The details of the simulation are shown in Fig. S7 in the ESI.† As a result, the energy consumption of the gate self-aligned NC-FETs can be largely minimized due to the reduced operating voltage as well as the compatibility with ultra-short channel technologies.

Furthermore, the scaling behavior of the gate self-aligned In<sub>2</sub>O<sub>3</sub> NW NC-FETs is also studied by fabricating a set of devices with different channel lengths on an individual In2O3 NW (Fig. 5b inset). In detail, the  $L_{ch}$  of all devices spans from 3 µm to 100 nm, and all devices are measured under the same test conditions. Fig. 5a shows the transfer characteristics of the devices. The reverse sweeping curves are only displayed there for the ease of observation, while the forward sweeping curves are shown in Fig. S8 in the ESI.† All devices can be fully turned on and pinched off with operation voltages smaller than 2 V. The  $I_{on}$  increases proportionally as the channel length is reduced, and the SS can be kept reliably less than 60 mV  $dec^{-1}$  over 4 decades of  $I_{ds}$  until the  $L_{ch}$  is scaled down to 200 nm (Fig. 5b). When the device channel length is further scaled to 100 nm, the shape of the transfer curve becomes different from the previous devices. In particular, the corresponding SS value is increased to 90 mV dec-1, being higher than 60 mV dec<sup>-1</sup>. This deviation can be understood as the

**Paper** Nanoscale



Fig. 4 Device structures of the gate self-aligned In<sub>2</sub>O<sub>3</sub> NC-FETs. (a) A layer of MMA is spin-coated onto the Si/SiO<sub>2</sub> substrate followed by the transfer of In<sub>2</sub>O<sub>3</sub> NWs. Standard e-beam lithography is applied to define the source and drain electrodes. Then, an HfO<sub>2</sub> buffer layer is deposited by ALD. (b) A small window across the NW channel is patterned by the EBL process and followed by the self-aligned metal deposition, after which the gate leads were added onto the thin Cr/Au film. (c) The ferroelectric P(VDF-TrFE) film is assembled by the spin-coating process at 2000 rpm, and then baked on the hot plate at 130 °C for 30 min. (d) SEM image of the gate self-aligned In<sub>2</sub>O<sub>3</sub> NW transistor with L<sub>ch</sub> = 200 nm. The scale bar is 1 µm. The dashed lines indicate the area of the Cr/Au film. (e) Cross-sectional electric field distribution of the gate self-aligned device architecture. (f) The simulation results for the electric field modulus distribution around the NW, and the x-axis is defined as shown in the inset. The blue line and red line represent the non-self-aligned architecture and gate self-aligned architecture, respectively.

fact that the parasitic contact resistance cannot be neglected any more in ultra-short channel devices; otherwise, since the short  $L_{\rm ch}$  of 100 nm is somewhat comparable to the mean free path of charge carriers, the electron transport mechanism may be altered to the quasi-ballistic transport here. 16,44 As a result, we believe that the performance degradation of the sub-100 nm channel devices would be alleviated by shrinking the diameter of the NW channels.44,45 Also, Fig. 5c compiles a summary of  $g_{\rm m}$  and  $V_{\rm th}$  of the gate self-aligned In<sub>2</sub>O<sub>3</sub> NC-FETs as a function of  $L_{\rm ch}$ , ranging from 100 nm to 3  $\mu$ m. The peak  $g_{\rm m}$  value is found to approach 13.6  $\mu S$  for the 100 nm channel length device. The pinch-off voltage is as well revealed to drift to the negative direction with the reducing channel length. In principle, the gate self-aligned configuration is a special kind of side-gated device structure. The narrower side-gate width would typically lead to the smaller electric field near the NW surfaces; therefore, the  $V_{\rm th}$  would shift towards the negative direction with the decreasing  $L_{\rm ch}$ . We have also fabricated gate self-aligned devices with the non-suspended structure (see Fig. S9 in the ESI†), in which the device performance is not comparable to the one of the suspended structure because of the insufficient ferroelectricity induced between the gate tip and the NW channel.

As discussed above, devices with 200 nm channel length can exhibit excellent modulation properties. The transfer characteristics of an independent device with a 200 nm long channel are shown in Fig. 5d, where a high  $I_{\rm on}$  of 86  $\mu A \mu m^{-1}$ and an outstanding on/off current ratio larger than 107 have been achieved. Notably, the  $V_{\rm th}$  of both forward and reverse sweeps are located at around 0.8 V and -1.5 V, respectively. The details of the reverse sweep in the subthreshold region are as well depicted in the Fig. 5d inset, which indicates that the SS of the device can stay steadily over 4 decades of  $I_{ds}$ . The average SS can be calculated to be 42 mV dec<sup>-1</sup> over 5 decades, indicating the superior modulation capability of the NC structure here. Nevertheless, the  $SS_{
m for}$  value is slightly larger than the SS<sub>res</sub>, and reaches 107 mV dec<sup>-1</sup>. This can be attributed to the thin metal film covered on top of the In2O3 NWs, which reduces the coupling of the nanowire channel and the ferroelectric layer (see Fig. S7 in the ESI†). At the same time, the output saturation current density can reach up to 960  $\mu$ A  $\mu$ m<sup>-1</sup>, reflecting the superior output characteristics of these short channel devices (Fig. 5e). In order to further investigate the stability and reproducibility of these devices, a statistical analysis of the SS values compiled among 26 independent 200 nm long channel devices has been performed. Both the average SS over 4 decades (SS<sub>avg</sub>) and the minimum SS value (SS<sub>min</sub>) are extracted and the statistical results are shown in Fig. 5f. Most of the devices have SS<sub>avg</sub> values less than 60 mV dec<sup>-1</sup> and SS<sub>min</sub> values less than 40 mV dec<sup>-1</sup>, demonstrating the excelNanoscale Paper



Fig. 5 Scaling-down behaviors and electrical performances of the self-aligned NC-FETs. (a) Transfer characteristics of the self-aligned In<sub>2</sub>O<sub>3</sub> NW NC-FETs with  $L_{ch}$  values ranging from 100 nm to 3  $\mu$ m, and the sweep speed is 0.08 V s<sup>-1</sup>. The reverse sweeping curves are only displayed here for easy observation. (b) SS values as a function of the channel current density with various  $L_{ch}$  values. The SS values are extracted from the reverse sweeping transfer curves. The inset is the SEM image of the devices (with different channel lengths) assembled on a single NW, and the scale bar is  $3 \mu m$ . (c) Detailed plots of  $g_m$  and the threshold voltage as a function of  $L_{ch}$ . The triangular and round symbols represent the forward and reverse sweeping directions, respectively. (d) Transfer characteristics of independent gate self-aligned In<sub>2</sub>O<sub>3</sub> NW NC-FETs measured at room temperature, with  $V_{\rm ds}$  of 0.1 V and 0.01 V. The channel length of the device is 200 nm and the  $V_{\rm gs}$  sweep speed is 0.08 V s<sup>-1</sup>. The device shows a counterclockwise hysteresis. The inset is the zoom-in graph of the subthreshold region during the reverse sweeping. (e) Output characteristics of the 200 nm channel In<sub>2</sub>O<sub>3</sub> NW NC-FET. (f) Statistical results of the SS distribution of 200 nm channel devices, including the average SS over 4 decades (SS<sub>ava</sub>) and the minimum SS value (SS<sub>min</sub>). 26 devices were measured in total.

lent uniformity of our CVD growth In2O3 NWs as well as the admirable electrical stability of the short-channel NC-FET structure. All these results have explicitly demonstrated the superior device performance of the In<sub>2</sub>O<sub>3</sub> NW NC-FETs as compared with the conventional top-gated MOSFETs with the same channel lengths (see Fig. S10 in the ESI†).

#### Conclusions

In summary, we have demonstrated the facile In2O3 NW NC-FETs with SS values less than 60 mV dec<sup>-1</sup> at room temperature, which is aimed to break through the limitation caused by the "Boltzmann Tyranny". By simply introducing a ferroelectric P(VDF-TrFE) layer in the gated dielectric stacks, the fabricated devices can exhibit excellent modulation characteristics, including an exceptional on/off current ratio of larger than  $10^7$ , a high saturation current density of 550  $\mu A \mu m^{-1}$ , and an SS value less than 60 mV dec<sup>-1</sup> for over 4 decades of channel current. Importantly, an inverter circuit has also been assembled with a voltage gain of 25 and a cut-off frequency of above 10 MHz, indicating the integration capabilities of NW NC-FETs developed here. The temperature and channel length

dependent performances of these NC devices are as well investigated. When the channel length is scaled down to 200 nm in the self-aligned structure, the devices maintain excellent performances with a small average SS value of 42 mV dec<sup>-1</sup> for more than 5 decades of Ids, a large output current density of 960  $\mu$ A  $\mu$ m<sup>-1</sup> and a low  $V_{\rm th}$  at around -1.5 V. Although the SS<sub>for</sub> value in the short channel devices has a little degradation due to the weakened ferroelectric gate coupling, the devices have still exhibited favorably high performance within a power budget. All these results have evidently illustrated the great potency of these In2O3 NC-FETs for substantial power reduction in future nanoelectronics.

## Experimental

#### Nanowire synthesis

The single crystalline In<sub>2</sub>O<sub>3</sub> NWs used in this work were synthesized in a horizontal tube furnace (Lindberg Blue M) via the chemical vapor deposition (CVD) approach. In<sub>2</sub>O<sub>3</sub> powders and graphite powders were mixed well with a weight ratio of 10:1 and then put into the center of a quartz boat. Silicon substrates with 1 nm thick gold catalyst pre-deposited were

Paper Nanoscale

placed upside-down above the powder pile. Then, the quartz boat was inserted into the quartz tube reactor and heated to 1050 °C. The quartz tube was next heated for 1 hour under a constant flow of mixed gas (argon/oxygen = 100:1) at a flow rate of 200 sccm. When the system was cooled down to room temperature, a large amount of NWs was formed on the surface of the silicon substrates.

#### Device fabrication and characterization

First of all, a layer of a copolymer was spin-coated onto a p-type silicon substrate with a 100 nm thick thermally grown SiO<sub>2</sub> layer at a speed of 4000 rpm. Then, the sample was baked using a hot plate at 150 °C. Subsequently, the CVD grown In<sub>2</sub>O<sub>3</sub> NWs were dispersed onto the substrate with a contactprinting method.16 After that, PMMA 495 was spin-coated at 4000 rpm and baked at 150 °C. The external electrodes were later defined by e-beam lithography (IT300 with Raith), followed by metal deposition and lift-off. The equivalent oxide, the HfO<sub>2</sub> layer, was then deposited via ALD with a growth rate of 1.0 Å per cycle as follows. The sample chamber temperature is maintained at 95 °C during HfO2 deposition. The tetrakis (dimethylamino)hafnium(IV) (TDMAH) precursor source was heated to 80 °C while the H2O source was kept at room temperature. The flow rate of Ar carrier gas was set to 30 sccm. The pulse times for TDMAH and H<sub>2</sub>O were kept at 0.1 s and 0.4 s, respectively, and the post-purge times were maintained at 100 s and 120 s, accordingly. The P(VDF-TrFE) solution was finally spin-coated onto the substrate at 2000 rpm and annealed at 130 °C for 30 min in order to obtain the desirable ferroelectric performance.

#### **Electrical characterization**

Electrical measurements of the  $\rm In_2O_3$  NC-FETs were performed on a probe station equipped with a Keysight B1500A semiconductor parameter analyzer operated under an ambient atmosphere. Similarly, low-temperature electrical measurements were performed with the Lake Shore TTPX Probe Station and the same Keysight B1500A semiconductor parameter analyzer. The output characteristics of the inverter circuit were evaluated using the DSO-X 2022a oscilloscope, while the AC signal is generated by using an Agilent 33210A arbitrary waveform generator.

#### Conflicts of interest

There are no conflicts to declare.

## Acknowledgements

This work was supported by the 973 grant of the MOST (No. 2016YFB0401103), the NSFC grant (No. 61574101, 61704152, and U1632156), the Hubei Province Natural Science Foundation (2016CFA028), the Natural Science Foundation of

Hunan Province (2017RS3021), as well as the Ten Thousand Talents Program for Young Talents.

#### Notes and references

- 1 T. N. Theis and P. M. Solomon, *Science*, 2010, 327, 1600–1601.
- 2 N. S. Kim, T. Austin, D. Blaauw, T. Mudge, F. Krisztian, J. S. Hu, M. J. Irwin, M. Kandemir and V. Narayanan, *Computer*, 2003, **36**, 68–75.
- 3 G. Catalan, D. Jimenez and A. Gruverman, *Nat. Mater.*, 2015, **14**, 137–139.
- 4 A. I. Khan, K. Chatterjee, B. Wang, S. Drapcho, L. You, C. Serrao, S. R. Bakaul, R. Ramesh and S. Salahuddin, *Nat. Mater.*, 2015, 14, 182–186.
- 5 S. Salahuddin and S. Dattat, Nano Lett., 2008, 8, 405-410.
- 6 S. B. Desai, S. R. Madhvapathy, A. B. Sachid, J. P. Llinas, Q. X. Wang, G. H. Ahn, G. Pitner, M. J. Kim, J. Bokor, C. M. Hu, H. S. P. Wong and A. Javey, *Science*, 2016, 354, 99–102.
- 7 C. G. Qiu, Z. Y. Zhang, M. M. Xiao, Y. J. Yang, D. L. Zhong and L. M. Peng, *Science*, 2017, 355, 271–276.
- 8 G. A. Salvatore, D. Bouvet and A. M. Ionescu and Ieee, Demonstration of Subthrehold Swing Smaller Than 60mV/ decade in Fe-FET with P(VDF-TrFE)/SiO(2) Gate Stack, Ieee, New York, 2008.
- 9 F. Liu, Y. Zhou, Y. Wang, X. Liu, J. Wang and H. Guo, npj Quantum Mater., 2016, 1, 16004.
- 10 M. W. Si, C. J. Su, C. S. Jiang, N. J. Conrad, H. Zhou, K. D. Maize, G. Qiu, C. T. Wu, A. Shakouri, M. A. Alam and P. D. Ye, Nat. Nanotechnol., 2018, 13, 24–28.
- 11 H. T. Ng, J. Han, T. Yamada, P. Nguyen, Y. P. Chen and M. Meyyappan, *Nano Lett.*, 2004, 4, 1247–1252.
- 12 P. C. Chen, G. Z. Shen, H. T. Chen, Y. G. Ha, C. Wu, S. Sukcharoenchoke, Y. Fu, J. Liu, A. Facchetti, T. J. Marks, M. E. Thompson and C. W. Zhou, ACS Nano, 2009, 3, 3383– 3390.
- 13 C. Li, D. H. Zhang, S. Han, X. L. Liu, T. Tang and C. W. Zhou, *Adv. Mater.*, 2003, 15, 143–146.
- 14 M. Feneberg, J. Nixdorf, C. Lidig, R. Goldhahn, Z. Galazka, O. Bierwagen and J. S. Speck, *Phys. Rev. B: Condens. Matter*, 2016, **93**, 045203.
- 15 G. A. Salvatore, A. Rusu and A. M. Ionescu, Appl. Phys. Lett., 2012, 100, 163504.
- 16 X. M. Zou, X. Q. Liu, C. L. Wang, Y. Jiang, Y. Wang, X. H. Xiao, J. C. Ho, J. C. Li, C. Z. Jiang, Q. H. Xiong and L. Liao, ACS Nano, 2013, 7, 804–810.
- 17 A. J. Chiquito, A. J. C. Lanfredi, R. F. M. de Oliveira, L. P. Pozzi and E. R. Leite, *Nano Lett.*, 2007, 7, 1439–1443.
- 18 G. Z. Shen, J. Xu, X. F. Wang, H. T. Huang and D. Chen, *Adv. Mater.*, 2011, 23, 771–775.
- 19 K. S. Li, P. G. Chen, T. Y. Lai, C. H. Lin, C. C. Cheng, C. C. Chen, Y. J. Wei, Y. F. Hou, M. H. Liao, M. H. Lee, M. C. Chen, J. M. Sheih, W. K. Yeh, F. L. Yang, S. Salahuddin and C. M. Hu and Ieee, Sub-60mV-Swing

Nanoscale

- Negative-Capacitance FinFET without Hysteresis, Ieee, New York, 2015.
- 20 C. H. Cheng and A. Chin, *IEEE Electron Device Lett.*, 2014, 35, 274–276.
- 21 F. A. McGuire, Y. C. Lin, K. Price, G. B. Rayner, S. Khandelwal, S. Salahuddin and A. D. Franklin, *Nano Lett.*, 2017, 17, 4801–4806.
- 22 Y. C. Du, H. Liu, Y. X. Deng and P. D. Ye, ACS Nano, 2014, 8, 10035–10042.
- 23 D. Hisamoto, W. C. Lee, J. Kedzierski, H. Takeuchi, K. Asano, C. Kuo, E. Anderson, T. J. King, J. Bokor and C. M. Hu, *IEEE Trans. Electron Devices*, 2000, 47, 2320– 2325
- 24 T. Chiarella, L. Witters, A. Mercha, C. Kerner, M. Rakowski, C. Ortolland, L. A. Ragnarsson, B. Parvais, A. De Keersgieter, S. Kubicek, A. Redolfi, C. Vrancken, S. Brus, A. Lauwers, P. Absil, S. Biesemans and T. Hoffmann, *Solid-State Electron.*, 2010, 54, 855–860.
- 25 C. C. Wu, D. W. Lin, A. Keshavarzi, C. H. Huang, C. T. Chan, C. H. Tseng, C. L. Chen, C. Y. Hsieh, K. Y. Wong and M. L. Cheng, et al., High Performance 22/20nm FinFET CMOS Devices with Advanced High-K/Metal Gate Scheme, Ieee, New York, 2010.
- 26 R. C. G. Naber, C. Tanase, P. W. M. Blom, G. H. Gelinck, A. W. Marsman, F. J. Touwslager, S. Setayesh and D. M. de Leeuw, *Nat. Mater.*, 2005, 4, 243–248.
- 27 M. Su, Z. Yang, L. Liao, X. Zou, J. C. Ho, J. Wang, J. Wang, W. Hu, X. Xiao, C. Jiang, C. Liu and T. Guo, *Adv. Sci.*, 2016, 3, 1600078.
- 28 X. Liu, R. Liang, G. Gao, C. Pan, C. Jiang, Q. Xu, J. Luo, X. Zou, Z. Yang, L. Liao and Z. L. Wang, *Adv. Mater.*, 2018, 30, 1800932.
- 29 D. J. Appleby, N. K. Ponon, K. S. Kwa, B. Zou, P. K. Petrov, T. Wang, N. M. Alford and A. O'Neill, *Nano Lett.*, 2014, 14, 3864–3868.
- 30 M. Lee, Y. Jeon, T. Moon and S. Kim, ACS Nano, 2011, 5, 2629–2636.

- 31 D. W. Wang, B. A. Sheriff and J. R. Heath, *Small*, 2006, 2, 1153–1158.
- 32 L. Knoll, Q. T. Zhao, A. Nichau, S. Trellenkamp, S. Richter, A. Schafer, D. Esseni, L. Selmi, K. K. Bourdelle and S. Mantl, *IEEE Electron Device Lett.*, 2013, 34, 813–815.
- 33 R. M. Ma, L. Dai, C. Liu, W. J. Xu and G. G. Qin, *Appl. Phys. Lett.*, 2008, **93**, 053105.
- 34 C. H. Kuo, H. C. Lin, I. C. Lee, H. C. Cheng and T. Y. Huang, *IEEE Electron Device Lett.*, 2012, 33, 833–835.
- 35 Y. Liu, J. Guo, Y. C. Wu, E. B. Zhu, N. O. Weiss, Q. Y. He, H. Wu, H. C. Cheng, Y. Xu, I. Shakir, Y. Huang and X. Duan, *Nano Lett.*, 2016, 16, 6337–6342.
- 36 B. Radisavljevic and A. Kis, Nat. Mater., 2013, 12, 815-820.
- 37 Y. G. Xiao, M. H. Tang, J. C. Li, C. P. Cheng, B. Jiang, H. Q. Cai, Z. H. Tang, X. S. Lv and X. C. Gu, *Appl. Phys. Lett.*, 2012, **100**, 083508.
- 38 Y. Paska and H. Haick, ACS Appl. Mater. Interfaces, 2012, 4, 2604–2617.
- 39 F. Gong, W. Luo, J. Wang, P. Wang, H. Fang, D. Zheng, N. Guo, J. Wang, M. Luo, J. C. Ho, X. Chen, W. Lu, L. Liao and W. Hu, *Adv. Funct. Mater.*, 2016, 26, 6084–6090.
- 40 L. Liao, Y. C. Lin, M. Bao, R. Cheng, J. Bai, Y. Liu, Y. Qu, K. L. Wang, Y. Huang and X. Duan, *Nature*, 2010, 467, 305– 308.
- 41 X. Liu, X. Yang, G. Gao, Z. Yang, H. Liu, Q. Li, Z. Lou, G. Shen, L. Liao, C. Pan and Z. Lin Wang, ACS Nano, 2016, 10, 7451–7457.
- 42 Z. Yang, X. Liu, X. Zou, J. Wang, C. Ma, C. Jiang, J. C. Ho, C. Pan, X. Xiao, J. Xiong and L. Liao, *Adv. Funct. Mater.*, 2017, 27, 1602250.
- 43 J. L. Wang, B. L. Liu, X. L. Zhao, B. B. Tian, Y. H. Zou, S. Sun, H. Shen, J. L. Sun, X. J. Meng and J. H. Chu, *Appl. Phys. Lett.*, 2014, **104**, 182907.
- 44 G. Jo, J. Maeng, T.-W. Kim, W.-K. Hong, M. Jo, H. Hwang and T. Lee, *Appl. Phys. Lett.*, 2007, **90**, 173106.
- 45 K. Kim, P. C. Debnath, D. H. Park, S. Kim and S. Y. Lee, *Appl. Phys. Lett.*, 2010, **96**, 083103.